# 1 Mbit Serial I2C Bus EEPROM #### **FEATURES SUMMARY** - 400kHz High Speed Two Wire I<sup>2</sup>C Serial Interface - Single Supply Voltage: - 2.7V to 3.6V for M24M01-V - 1.8V to 3.6V for M24M01-S - Write Control Input - BYTE and PAGE WRITE (up to 128 Bytes) - RANDOM and SEQUENTIAL READ Modes - Self-Timed Programming Cycle - Automatic Address Incrementing - Enhanced ESD/Latch-Up Behavior - More than 100000 Erase/Write Cycles - More than 40 Year Data Retention October 2003 1/21 # **TABLE OF CONTENTS** | FE | ATURES SUMMARY | 1 | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | | Figure 1. Packages | 1 | | SU | MMARY DESCRIPTION | 4 | | | Figure 2. Logic Diagram | . 4 | | | Power On Reset: VCC Lock-Out Write Protect | 4 | | SIG | SNAL DESCRIPTION | 5 | | | Serial Clock (SCL) Serial Data (SDA) Chip Enable (E1, E2) Write Control (WC) Figure 4. Maximum RL Value versus Bus Capacitance (CBUS) for an I2C Bus | 5<br>5<br>5 | | DE | VICE OPERATION | . 6 | | | Start Condition | . 6 | | | Stop Condition | 6 | | | Acknowledge Bit (ACK) | . 6 | | | Data Input | . 6 | | | Memory Addressing Table 2. Device Select Code 1 Figure 5. I2C Bus Protocol Table 3. Operating Modes Figure 6. Write Mode Sequences with WC=1 (data write inhibited) | 6<br>7<br>7 | | | Write Operations | 8 | | | Byte Write | . 8 | | | Page Write Figure 7. Write Mode Sequences with WC=0 (data write enabled). Figure 8. Write Cycle Polling Flowchart using ACK. | . 9 | | | Minimizing System Delays by Polling On ACK | | | | Read Operations | . 11 | | | Random Address Read | . 11 | | | Current Address Read | . 11 | | | Sequential Read | . 12 | | Acknowledge in Read Mode | 2 | |------------------------------------------------------------------|------------| | NITIAL DELIVERY STATE1 | 2 | | MAXIMUM RATING1 | 3 | | Table 4. Absolute Maximum Ratings1 | 3 | | DC and AC PARAMETERS1 | 4 | | Table 5. Operating Conditions (M24M01-V) | 4 | | Table 6. Operating Conditions (M24M01-S) | 4 | | Table 7. AC Measurement Conditions1 | 4 | | Figure 10. AC Measurement I/O Waveform1 | 4 | | Table 8. Capacitance | 4 | | Table 9. Power-Up Timing and Vth Threshold1 | | | Table 10. DC Characteristics (M24M01-V) | | | Table 11. DC Characteristics (M24M01-S) | | | Table 12. AC Characteristics1 | | | Figure 11. AC Waveforms | 7 | | PACKAGE MECHANICAL | 8 | | Figure 12. LGA8 - 8 lead Land Grid Array, Package Outline | 8 | | Table 13. LGA8 - 8 lead Land Grid Array, Package Mechanical Data | 8 | | PART NUMBERING1 | 9 | | Table 14. Ordering Information Scheme | 9 | | REVISION HISTORY2 | <b>:</b> 0 | | Table 15. Document Revision History | | | Table 10. Decament Nevicion Filotory | | #### SUMMARY DESCRIPTION The M24M01 is a 1 Mbit (131,072 x 8) electrically erasable programmable memory (EEPROM) accessed by an $I^2C$ -compatible bus. Figure 2. Logic Diagram **Table 1. Signal Names** | E1, E2 | Chip Enable | |-----------------|----------------| | SDA | Serial Data | | SCL | Serial Clock | | <del>WC</del> | Write Control | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | I<sup>2</sup>C uses a two wire serial interface, comprising a bi-directional data line and a clock line. The devices carry a built-in 4-bit Device Type Identifier code (1010) in accordance with the I<sup>2</sup>C bus definition. The device behaves as a slave in the $I^2C$ protocol, with all memory operations synchronized by the serial clock. Read and Write operations are initiated by a Start condition, generated by the bus master. The Start condition is followed by a Device Select Code and $R\overline{W}$ bit (as described in Table 2), terminated by an acknowledge bit. When writing data to the memory, the device inserts an acknowledge bit during the 9<sup>th</sup> bit time, following the bus master's 8-bit transmission. When data is read by the bus master, the bus master acknowledges the receipt of the data byte in the same way. Data transfers are terminated by a Stop condition after an Ack for Write, and after a NoAck for Read. Figure 3. LGA Connections Note: 1. DU = Don't Use (should be left unconnected, or tied to Vss) #### Power On Reset: V<sub>CC</sub> Lock-Out Write Protect In order to prevent data corruption and inadvertent Write operations during Power-up, a Power On Reset (POR) circuit is included. At Power-up, the internal reset is held active until $V_{CC}$ has reached the POR threshold value, and all operations are disabled – the device will not respond to any command. In the same way, when $V_{CC}$ drops from the operating voltage, below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable and valid $V_{CC}$ must be applied before applying any logic signal. When the power supply is turned on, $V_{CC}$ rises from $V_{SS}$ to $V_{CC}$ (min), passing through a value $V_{th}$ in between. The device ignores all instructions until a time delay of $t_{PU}$ has elapsed after the moment that $V_{CC}$ rises above the $V_{th}$ threshold. However, the correct operation of the device is not guaranteed if, by this time, $V_{CC}$ is still below $V_{CC}$ (min).No instructions should be sent until the later of: - t<sub>PU</sub> after V<sub>CC</sub> passed the V<sub>th</sub> threshold - V<sub>CC</sub> passed the V<sub>CC</sub>(min) level These values are specified in Table 9. #### SIGNAL DESCRIPTION **Serial Clock (SCL).** This input signal is used to strobe all data in and out of the device. In applications where this signal is used by slave devices to synchronize the bus to a slower clock, the bus master must have an open drain output, and a pull-up resistor must be connected from Serial Clock (SCL) to $V_{CC}$ . (Figure 4 indicates how the value of the pull-up resistor can be calculated). In most applications, though, this method of synchronization is not employed, and so the pull-up resistor is not necessary, provided that the bus master has a push-pull (rather than open drain) output. **Serial Data (SDA).** This bi-directional signal is used to transfer data in or out of the device. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull up resistor must be connected from Serial Data (SDA) to $V_{CC}$ . (Figure 4 indicates how the value of the pull-up resistor can be calculated). Chip Enable (E1, E2). These input signals are used to set the value that is to be looked for on bits b3 and b2 of the 7-bit Device Select Code. These inputs must be tied to $V_{CC}$ or $V_{SS}$ , to establish the Device Select Code. When unconnected, the Chip Enable (E1, E2) signals are internally read as $V_{IL}$ (see Table 10 and Table 11). **Write Control (\overline{WC}).** This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when Write Control ( $\overline{WC}$ ) is driven High. When unconnected, the signal is internally read as V<sub>IL</sub>, and Write operations are allowed. When Write Control (WC) is driven High, Device Select and Address bytes are acknowledged, Data bytes are not acknowledged. Figure 4. Maximum R<sub>L</sub> Value versus Bus Capacitance (C<sub>BUS</sub>) for an I<sup>2</sup>C Bus **5**7 #### **DEVICE OPERATION** The device supports the I<sup>2</sup>C protocol. This is summarized in Figure 2. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The M24M01 device is always a slave in all communication. #### **Start Condition** Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the High state. A Start condition must precede any data transfer command. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition, and will not respond unless one is given. #### **Stop Condition** Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven High. A Stop condition terminates communication between the device and the bus master. A Read command that is followed by NoAck can be followed by a Stop condition to force the device into the Stand-by mode. A Stop condition at the end of a Write command triggers the internal EE-PROM Write cycle. #### Acknowledge Bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) Low to acknowledge the receipt of the eight data bits. #### **Data Input** During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven Low. ## **Memory Addressing** To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the Device Select Code, shown in Table 2 (on Serial Data (SDA), most significant bit first). The Device Select Code consists of a 4-bit Device Type Identifier, and a 2-bit Chip Enable "Address" (E1, E2). To address the memory array, the 4-bit Device Type Identifier is 1010b. Up to four memory devices can be connected on a single I<sup>2</sup>C bus. Each one is given a unique 2-bit code on the Chip Enable (E1, E2) inputs. When the Device Select Code is received on Serial Data (SDA), the device only responds if the Chip Enable Address is the same as the value on the Chip Enable (E1, E2) inputs. The $8^{th}$ bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations. If a match occurs on the Device Select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the Device Select code, it deselects itself from the bus, and goes into Standby mode. Table 2. Device Select Code 1 | | | Device Typ | e Identifier | | Chip Enable Address | | | R₩ | |--------------------|----|------------|--------------|----|---------------------|----|-----|----| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Device Select Code | 1 | 0 | 1 | 0 | E2 | E1 | A16 | R₩ | Note: 1. The most significant bit, b7, is sent first. Figure 5. I<sup>2</sup>C Bus Protocol **Table 3. Operating Modes** | Mode | RW bit | WC 1 | Bytes | Initial Sequence | |----------------------|--------|-----------------|-------|-----------------------------------------------------| | Current Address Read | 1 | Х | 1 | START, Device Select, $R\overline{W} = 1$ | | Random Address Read | 0 | Х | 1 | START, Device Select, $R\overline{W} = 0$ , Address | | Random Address Read | 1 | Х | 1 | reSTART, Device Select, $R\overline{W} = 1$ | | Sequential Read | 1 | Х | ≥ 1 | Similar to Current or Random Address Read | | Byte Write | 0 | VIL | 1 | START, Device Select, $R\overline{W} = 0$ | | Page Write | 0 | V <sub>IL</sub> | ≤ 128 | START, Device Select, $R\overline{W} = 0$ | Note: 1. $X = V_{IH}$ or $V_{IL}$ . Figure 6. Write Mode Sequences with WC=1 (data write inhibited) #### **Write Operations** Following a Start condition the bus master sends a Device Select Code with the $R\overline{W}$ bit reset to 0. The device acknowledges this, as shown in Figure 7, and waits for two address bytes. The device responds to each address byte with an acknowledge bit, and then waits for the data byte. Writing to the memory may be inhibited if Write Control (WC) is driven High. Any Write instruction with Write Control (WC) driven High (during a period of time from the Start condition until the end of the two address bytes) will not modify the memory contents, and the accompanying data bytes are not acknowledged, as shown in Figure 6. Each data byte in the memory has a 17-bit address. The most significant bit, A16, is sent with the Device Select Code, and the remaining bits, A15-A0, in the two address bytes. The Most Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed by the Least Significant Byte is sent first, followed f nificant Byte. Bits A16 to A0 form the address of the byte in memory. When the bus master generates a Stop condition immediately after the Ack bit (in the "10<sup>th</sup> bit" time slot), either at the end of a Byte Write or a Page Write, the internal memory Write cycle is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle. After the Stop condition, the delay $t_W$ , and the successful completion of a Write operation, the device's internal address counter is incremented automatically, to point to the next byte address after the last one that was modified. During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests. #### **Byte Write** After the Device Select code and the address bytes, the bus master sends one data byte. If the addressed location is Write-protected, by Write Control ( $\overline{WC}$ ) being driven High, the device replies with NoAck, and the location is not modified. If, instead, the addressed location is not Write-protected, the device replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in Figure 7. ## **Page Write** The Page Write mode allows up to 128 bytes to be written in a single Write cycle, provided that they are all located in the same 'row' in the memory: that is, the most significant memory address bits (b16-b7) are the same. If more bytes are sent than will fit up to the end of the row, a condition known as 'roll-over' occurs. This should be avoided, as data starts to become overwritten in an implementation dependent way. The bus master sends from 1 to 128 bytes of data, each of which is acknowledged by the device if Write Control (WC) is Low. If Write Control (WC) is High, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck. After each byte is transferred, the internal byte address counter (the 7 least significant address bits only) is incremented. The transfer is terminated by the bus master generating a Stop condition. Figure 7. Write Mode Sequences with $\overline{WC}=0$ (data write enabled) Figure 8. Write Cycle Polling Flowchart using ACK #### Minimizing System Delays by Polling On ACK During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time $(t_W)$ is shown in Table 12, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master. The sequence, as shown in Figure 8, is: - Initial condition: a Write cycle is in progress. - Step 1: the bus master issues a Start condition followed by a Device Select Code (the first byte of the new instruction). - Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1). Figure 9. Read Mode Sequences Note: 1. The seven most significant bits of the Device Select Code of a Random Read (in the 1<sup>st</sup> and 4<sup>th</sup> bytes) must be identical. #### **Read Operations** Read operations are performed independently of the state of the Write Control (WC) signal. After the successful completion of a Read operation, the device's internal address counter is incremented by one, to point to the next byte address. ## **Random Address Read** A dummy Write is first performed to load the address into this address counter (as shown in Figure 9) but without sending a Stop condition. Then, the bus master sends another Start condition, and repeats the Device Select Code, with the RW bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master must not acknowledge the byte, and terminates the transfer with a Stop condition. ## **Current Address Read** For the Current Address Read operation, following a Start condition, the bus master only sends a Device Select Code with the RW bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master ter- AI01105C minates the transfer with a Stop condition, as shown in Figure 9, without acknowledging the byte. ## **Sequential Read** This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in Figure 9. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter 'rolls-over', and the device continues to output data from memory address 00h. #### Acknowledge in Read Mode For all Read commands, the device waits, after each byte read, for an acknowledgment during the 9<sup>th</sup> bit time. If the bus master does not drive Serial Data (SDA) Low during this time, the device terminates the data transfer and switches to its Standby mode. #### **INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). #### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 4. Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | | |-------------------|-----------------------------------------------------------------|-------|------------------|------|--| | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | | | T <sub>LEAD</sub> | Lead Temperature during Soldering <sup>1</sup> | | 260 <sup>2</sup> | °C | | | V <sub>IO</sub> | Input or Output range | -0.6 | 4.2 | V | | | V <sub>CC</sub> | Supply Voltage | -0.3 | 4.2 | V | | | V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) <sup>3</sup> | -3000 | 3000 | V | | Note: 1. Compliant with the ECOPACK® 7191395 specification for lead-free soldering processes <sup>2.</sup> Not exceeding 250°C for more than 30 seconds, and peaking at 260°C <sup>3.</sup> JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) #### DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure- ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 5. Operating Conditions (M24M01-V) | Symbol | Parameter | Min. | Max. | Unit | |----------------|-------------------------------|------|------|------| | Vcc | Supply Voltage | 2.7 | 3.6 | V | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 85 | °C | Table 6. Operating Conditions (M24M01-S) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage | 1.8 | 3.6 | V | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 85 | °C | **Table 7. AC Measurement Conditions** | Symbol | Parameter | Min. | Max. | Unit | |---------|--------------------------------------------|----------------------|----------------------|------| | $C_{L}$ | Load Capacitance | 30 | | pF | | | Input Rise and Fall Times | | 50 | ns | | | Input Pulse Voltages | 0.2V <sub>CC</sub> t | o 0.8V <sub>CC</sub> | V | | | Input and Output Timing Reference Voltages | 0.3V <sub>CC</sub> t | o 0.7V <sub>CC</sub> | V | Note: 1. Output Hi-Z is defined as the point where data out is no longer driven. Figure 10. AC Measurement I/O Waveform **Table 8. Capacitance** | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |-----------------|---------------------------------------------------|----------------|------|------|------| | C <sub>IN</sub> | Input Capacitance (SDA) | | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (other pins) | | | 6 | pF | | t <sub>NS</sub> | Pulse width ignored (Input Filter on SCL and SDA) | | | 50 | ns | Note: 1. $T_A = 25$ °C, f = 400 kHz 2. Sampled only, not 100% tested. Table 9. Power-Up Timing and $V_{th}$ Threshold | Symbol | Parameter | Test Condition <sup>1</sup> | Min. | Max. | Unit | |-----------------|-----------------------------------------|-----------------------------|------|------|------| | t <sub>PU</sub> | Time delay to Read or Write instruction | | | 200 | μs | | $V_{th}$ | Threshold Voltage | | 1.1 | 1.4 | V | Note: 1. These parameters are characterized only. # Table 10. DC Characteristics (M24M01-V) | Symbol | Parameter | Test Condition<br>(in addition to those in Table 5) | Min. | Max. | Unit | |------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | I <sub>LI</sub> | Input Leakage Current (SCL, SDA, E1, E2, WC) | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 1 | μA | | I <sub>LO</sub> | Output Leakage Current | $0 \text{ V} \le V_{OUT} \le V_{CC}$ , SDA in Hi-Z | | ± 2 | μA | | I <sub>CC</sub> | Supply Current | $V_{CC}$ =3.6V, $f_c$ =400kHz (rise/fall time < 30ns) | | 2 | mA | | I <sub>CC1</sub> | Stand-by Supply Current | $V_{\text{IN}}$ = $V_{\text{SS}}$ or $V_{\text{CC}}$ , 2.7 V $\leq$ $V_{\text{CC}} \leq$ 3.6 V | | 2 | μΑ | | V <sub>IL</sub> | Input Low Voltage (E1, E2, SCL, SDA, $\overline{\text{WC}}$ ) | | -0.45 | 0.3V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | Input High Voltage (E1, E2, SCL, SDA, WC) | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 2.5 mA, 2.7 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V | | 0.4 | V | # Table 11. DC Characteristics (M24M01-S) | Symbol | Parameter | Test Condition (in addition to those in Table 6) Min. | | Max. | Unit | |------------------|-------------------------------------------------|-----------------------------------------------------------------------|--------------------|--------------------|------| | ILI | Input Leakage Current<br>(SCL, SDA, E1, E2, WC) | $V_{IN} = V_{SS} \text{ or } V_{CC}$ | | ± 1 | μA | | I <sub>LO</sub> | Output Leakage Current | $0 \text{ V} \le V_{OUT} \le V_{CC}$ , SDA in Hi-Z | | ± 2 | μA | | Icc | Supply Current | V <sub>CC</sub> =3.6V, f <sub>c</sub> =400kHz (rise/fall time < 30ns) | | 2 | mA | | I <sub>CC1</sub> | Stand-by Supply Current | $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC}=3.6$ V | | 2 | μA | | V <sub>IL</sub> | Input Low Voltage (E1, E2, SCL, SDA, WC) | | -0.45 | 0.3V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage<br>(E1, E2, SCL, SDA, WC) | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 2.5 mA, 2.7 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V | | 0.4 | V | | | Output Low voltage | $R_L$ = 2.2 k $\Omega$ , 1.8 V $\leq$ V $_{CC}$ $\leq$ 3.6 V | | 0.2V <sub>CC</sub> | V | **Table 12. AC Characteristics** | | | Test conditions specified in Table 7 and Table | 5 or Table 6 | | | |----------------------------------|---------------------|------------------------------------------------------|--------------|---------|------| | Symbol Alt. | | Parameter | Min. | Max. | Unit | | f <sub>C</sub> | f <sub>SCL</sub> | Clock Frequency | | 400 | kHz | | t <sub>CH1CH2</sub> | t <sub>R</sub> | Clock Rise Time | 20 | 300 | ns | | t <sub>CL1CL2</sub> | t <sub>F</sub> | Clock Fall Time | 20 | 300 | ns | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock Pulse Width High 600 | | | ns | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock Pulse Width Low | 1300 | | ns | | t <sub>DH1DH2</sub> <sup>2</sup> | t <sub>R</sub> | SDA Rise Time | 20 | 300 | ns | | t <sub>DL1DL2</sub> <sup>2</sup> | t <sub>F</sub> | SDA Fall Time 20 30 | | 300 | ns | | t <sub>DXCX</sub> | t <sub>SU:DAT</sub> | Data In Set Up Time | 100 | | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Data In Hold Time 0 | | | ns | | t <sub>CLQX</sub> | t <sub>DH</sub> | Data Out Hold Time 200 | | | ns | | t <sub>CLQV</sub> <sup>3</sup> | t <sub>AA</sub> | Clock Low to Next Data Valid (Access Time) 205 900 | | 900 | ns | | t <sub>CHDX</sub> <sup>1</sup> | t <sub>SU:STA</sub> | Start Condition Set Up Time 600 | | | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Start Condition Hold Time 600 | | | ns | | t <sub>CHDH</sub> | t <sub>su:sto</sub> | Stop Condition Set Up Time | 600 | ns | | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Time between Stop Condition and Next Start Condition | 1300 | 1300 ns | | | t <sub>W</sub> | t <sub>WR</sub> | Write Time | | 10 | ms | Note: 1. For a reSTART condition, or following a Write cycle. 2. Sampled only, not 100% tested. 3. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA. Figure 11. AC Waveforms # **PACKAGE MECHANICAL** Figure 12. LGA8 - 8 lead Land Grid Array, Package Outline Notes: 1. Drawing is not to scale. Table 13. LGA8 - 8 lead Land Grid Array, Package Mechanical Data | Symb. | mm | | | inches | | | |---------|-------|-------|-------|--------|--------|--------| | Syllib. | Тур. | Min. | Max. | Тур. | Min. | Max. | | Α | 1.040 | 0.940 | 1.140 | 0.0409 | 0.0370 | 0.0449 | | A1 | 0.340 | 0.300 | 0.380 | 0.0134 | 0.0118 | 0.0150 | | A2 | 0.700 | 0.640 | 0.760 | 0.0276 | 0.0252 | 0.0299 | | D | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | D1 | 0.100 | _ | _ | 0.0039 | _ | _ | | E | 5.000 | 4.900 | 5.100 | 0.1969 | 0.1929 | 0.2008 | | E1 | 1.270 | _ | _ | 0.0500 | _ | _ | | E2 | 3.810 | _ | - | 0.1500 | _ | _ | | E3 | 0.390 | _ | - | 0.0154 | _ | _ | | k | 0.100 | _ | - | 0.0039 | _ | _ | | T1 | 0.410 | _ | - | 0.0161 | _ | _ | | T2 | 0.670 | _ | - | 0.0264 | _ | _ | | Т3 | 0.970 | _ | _ | 0.0382 | _ | _ | | ddd | 0.100 | _ | _ | 0.0039 | _ | _ | ## **PART NUMBERING** # **Table 14. Ordering Information Scheme** blank = Standard SnPb plating P = Pb-Free, RoHS compliant G = Green package For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office. # **REVISION HISTORY** **Table 15. Document Revision History** | Date | Rev. | Description of Revision | | | |-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 02-Oct-2001 | 1.0 | LGA8 Package mechanical data updated Datasheet released as Product Preview | | | | 21-Jun-2002 | 1.1 | Table added on Power-up Timing Full Datasheet released | | | | 08-Jan-2003 | 1.2 | Added LGA maximum rating for soldering temperature | | | | 22-Oct-2003 | 2.0 | Table of contents, and Pb-free options added. Minor wording changes in Summary Description, Power-On Reset, Memory Addressing, Write Operations, Read Operations. V <sub>IL</sub> (min) improved to -0.45V. | | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2003 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com